Design Verification Engineer - Power Management (m / f / d)

Design Verification Engineer - Power Management (m / f / d)

Salary not available. View on company website.

Apple Inc., Swindon

  • Full time
  • Permanent
  • Onsite working

Posted 3 weeks ago, 29 Jun | Get your application in now before you miss out!

Closing date: Closing date not specified

job Ref: aad180e31c224004b3c339f86f26178f

Full Job Description

Design Verification Engineer - Power Management (m/f/d)

Company: Apple

Location: Swindon

Type: Permanent, Full-time

Posted: 22 hours ago

At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for a driven and highly committed Design Verification Engineer. As a member of our multifaceted group, you will have the unique opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every day. We are looking for a Design Verification Engineer in our team, who will enable bug-free first silicon for our mixed-signal designs, in close collaboration with Digital and Analog Design engineers.

Responsibilities:

  • Develop verification plans in coordination with design leads and architects.
  • Build and maintain verification test bench components and environments.
  • Generate directed and constrained random tests.
  • Run simulations and debug design and environment issues.
  • Build functional coverage points, analyze coverage, and improve test environment to target coverage holes.
  • Craft automated verification flows for block and chip level verification.
  • Apply knowledge of hardware description languages (VHDL/Verilog), hardware verification languages (SystemVerilog/UVM/OVM/VVM), and logic simulators to verify complex designs.
  • Work with other block and core level engineers to ensure a flawless verification flow.

Minimum Qualifications:

  • Strong knowledge of SystemVerilog and UVM.
  • Experience developing scalable and portable test-benches.
  • Experience with constrained random verification environments.
  • MS/BS in Computer Science or Electrical Engineering or equivalent.
  • Fluency in English language is required.

Preferred Qualifications:

  • Experience defining coverage space, writing coverage model, analyzing results.
  • Experience with Assertion Based Verification.
  • Knowledge of Object Oriented Programming.
  • Experience in Formal Verification (Formal Linting, Formal connectivity, user property verification).
  • Experience with Python, Perl or TCL.
  • Excellent communication and interpersonal skills combined with the ability to collaborate.
  • Basic knowledge of mixed signal verification.

Apple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants.


#s1-Gen

At Apple, we work every single day to craft products that enrich people's lives. Do you love working on challenges that no one has solved yet? Do you like changing the game? We have an opportunity for a driven and highly committed Design Verification Engineer. As a member of our multifaceted group, you will have the unique opportunity to craft upcoming products that will delight and encourage millions of Apple's customers every day. We are looking for a Design Verification Engineer in our team, who will enable bug-free first silicon for our mixed-signal designs, in close collaboration with Digital and Analog Design engineers. The responsibilities include all phases of pre-silicon verification including, establishing design verification methodology and test-plan development. Additional responsibilities will include verification environment development, such as stimulus and checkers, test-writing, debug, coverage, sign-off for RTL freeze and tape-out.DescriptionIn this role you will develop verification plans in coordination with design leads and architects. You'll be responsible for building and maintaining verification test bench components and environments. Generate directed and constrained random tests. Run simulations and debug design and environment issues. Build functional coverage points, analyze coverage, and improve test environment to target coverage holes. Craft automated verification flows for block and chip level verification. Apply knowledge of hardware description languages (VHDL/Verilog), hardware verification languages (SystemVerilog/UVM/OVM/VVM), and logic simulators to verify complex designs. Work with other block and core level engineers to ensure a flawless verification flow.Minimum Qualifications
  • Strong knowledge of SystemVerilog and UVM
  • Experience developing scalable and portable test-benches
  • Experience with constrained random verification environments
  • MS/BS in Computer Science or Electrical Engineering or equivalent
  • Fluency in English language is required, Experience defining coverage space, writing coverage model, analyzing results
  • Experience with Assertion Based Verification
  • Knowledge of Object Oriented Programming
  • Experience in Formal Verification (Formal Linting, Formal connectivity, user property verification)
  • Experience with Python, Perl or TCL
  • Excellent communication and interpersonal skills combined with the ability to collaborate
  • Basic knowledge of mixed signal verification
  • Apple is an Equal Opportunity Employer that is committed to inclusion and diversity. We also take affirmative action to offer employment and advancement opportunities to all applicants, including minorities, women, protected veterans, and individuals with disabilities. Apple will not discriminate or retaliate against applicants who inquire about, disclose, or discuss their compensation or that of other applicants

Do you like this job?

We can email jobs like this to your inbox

  • Facebook

Direct job link

https://www.jobs24.co.uk/job/design-verification-engineer-power-management-m-f-125316274

Successful jobseekers create high quality email alerts

A great alert means less time searching & more time applying.

Similar jobs for you

Application Engineer - Emulation - (Remote across Europe) - m/f/d

Salary not available. View on company website.

Siemens PLC,

  • Full time
  • Permanent

Apply on company site

Posted 1 weeks ago, 7 Jul